| Marks: | /20 | | | | | |--------|----------------------------------------|-----------------------------|-----------------------|------------------------|--------------------| | | | Answer all | the questions. | | | | 1(a). | | | | | | | (i) | Compare a Complex (RISC) architecture. | Instruction Set Computer | (CISC) architecture w | rith a Reduced Instruc | ction Set Computer | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <u>[4]</u> | | (ii) | Explain <b>one</b> advanta | ge, other than cost, of RIS | SC compared with CIS | C. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | [2] | Unit 1: Components of a Computer (1b. Types of Processors, AS Content) | (i) | Complex calculations for scientific research. | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | | | | | | | | | | | | | | (ii) | Printing personalised letters to customers for an advertising campaign. | | | | | | | | | | | | | | | | | | | | | | | Vo | | | | | | | | | on Neumann and array processor are different types of computer architecture. | | | 0 | on Neumann and array processor are different types of computer architecture. One feature of Von Neumann architecture is that instructions are executed in a linear sequence. | | | 0 | on Neumann and array processor are different types of computer architecture. | | | 0 | on Neumann and array processor are different types of computer architecture. One feature of Von Neumann architecture is that instructions are executed in a linear sequence. | | | 0 | on Neumann and array processor are different types of computer architecture. One feature of Von Neumann architecture is that instructions are executed in a linear sequence. One feature of Von Neumann architecture is that instructions are executed in a linear sequence. | | | 0 | on Neumann and array processor are different types of computer architecture. One feature of Von Neumann architecture is that instructions are executed in a linear sequence. One feature of Von Neumann architecture is that instructions are executed in a linear sequence. | | | 0 | on Neumann and array processor are different types of computer architecture. One feature of Von Neumann architecture is that instructions are executed in a linear sequence. Office three other features. | | | 0 | on Neumann and array processor are different types of computer architecture. One feature of Von Neumann architecture is that instructions are executed in a linear sequence. Of Give three other features. | | | 0 | on Neumann and array processor are different types of computer architecture. One feature of Von Neumann architecture is that instructions are executed in a linear sequence. Office three other features. | | (b). Some computer systems use co-processors. Explain the effect of using a co-processor system for each of the following applications. | 3(a). | A computer uses a Von Neumann processor. | |-------|----------------------------------------------------------------------| | | RISC and CISC are types of processor architecture. | | | Describe the differences between the <b>two</b> architectures. | | | | | | | | | | | | | | | | | | | | (b). | Describe the fetch-decode-execute cycle that this architecture uses. | | | Fetch | | | | | | Decode | | | | | | Execute | | | ro: | | | [3] | **END OF QUESTION PAPER** | Ques | stion | Answer/Indicative content | Marks | Guidance | | |------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 a | i | CISC: Each instruction may take multiple cycles Single register set Instructions have variable format Many instructions are available Many addressing modes are available Complicated processor design Integrated circuit is expensive RISC: An instruction performs a simple task Limited number of instructions available Complex tasks can only be performed by combining multiple instructions Simple processor design | 4 | Max 3 marks for either CISC or RISC, total max 4 Examiner's Comments There were a wide variety of answers to this question, ranging from the very accurate to the very vague. A significant number of candidates said that RISC is used in mobile phones, if the question had asked for an example this would probably have been a good one. Those that missed marks here generally talked about the programming and its relative difficulty on either type of processor rather than the processor itself. | | | | ii | Programs run fasterdue to simpler instructions | 2 | Examiner's Comments Most candidates got the first mark, the more able candidates managed to get the second, again, here the most common erroneous answer was about the merits/drawbacks of programming. | | | b | i | Calculations are done by the maths co-<br>processor<br>so processing is faster<br>when using floating point arithmetic | 2 | Examiner's Comments Both this and the next question were well answered by candidates who knew that a co-processor is for floating point calculations. | | | | ii | No increase in speedas co-processor not suitable for task / as there are no calculations | 2 | Examiner's Comments For this part there was a wide variety of inventions as to how a co-processor could control a print queue, not answered well by those who did not grasp the first part of the question. | | | | | Total | 10 | | | | Question | | 1 | Answer/Indicative content | Marks | Guidance | |----------|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | i | i | <ul> <li>Single control unit</li> <li>One instruction at a time</li> <li>Uses fetch execute cycle</li> <li>Program &amp; data stored together / program &amp; data in same format</li> </ul> | 3 | Accept single ALU Allow FDE Location TV Examiner's Comments A significant amount of candidates gave a single processor as a response to this question which was judged to not be sufficient for this level of examination. | | | | | Total | 3 | | | 3 a | a | | <ul> <li>CISC is more complex / RISC is simpler / CISC longer instruction set</li> <li>RISC requires more RAM</li> <li>CISC many address modes</li> <li>CISC may have more registers</li> <li>RISC takes one machine cycle / CISC takes many cycles to complete one instruction</li> <li>RISC fixed number of bytes / CISC variable number</li> </ul> | 4 | Do not accept "task" in place of "instruction". Examiner's Comments A fair number of responses were still mentioning cost as a difference: the Principal Examiner felt this response was not contextualised to computing and as such no credit was allowed for this. | | b | 0 | | <ul> <li>Fetch- The next instruction is fetched from main memory/address</li> <li>Decode- The instruction is interpreted / translated / split into opcode and operand (in the CIR)</li> <li>Execute- The appropriate instruction/opcode is carried out on the operand.</li> </ul> | 3 | Fetch they may describe the whole cycle Not translated in MDR Examiner's Comments A lot of candidates are unsure as to what actually happens in the fetch decode execute cycle and some very vague answers were provided. However, there were a few excellent responses that did show a good understanding of the processes. | | | | | Total | 7 | | | Question | Answer/Indicative content | Marks | Guidance | |----------|---------------------------|-------|----------| | | | | |